DSpace Repository

IMPLEMENTATION OF FAULT SIMULATION TECHNIQUES

Show simple item record

dc.contributor.author Aggarwal, Rahul
dc.date.accessioned 2014-11-18T09:39:58Z
dc.date.available 2014-11-18T09:39:58Z
dc.date.issued 1987
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/9126
dc.guide Singh, Kuldip
dc.guide Nanda, N. K.
dc.description.abstract Advances in digital technology has led to an increase of circuit complexity and its size in terms of the number of gates used. So it has become essential to use computer aided design and testing of digital circuits. One of the basic tools for this is fault simulation,. Various fault simulation techniques and their alter-natives have been proposed in literature. In this work Parallel Simulation, Deductive Simulation, (Priti.calpath tracing and statistical fault analysis have been implemented on DW 2050. The implementations are valid for combinational circuits. The single-stuck'-at fault model has been used. The results have been presented in terms of the C.F.U. requirements of the different techniques. The results indicate that parallel simulation requires minimum C.P.U. time. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.title IMPLEMENTATION OF FAULT SIMULATION TECHNIQUES en_US
dc.type M.Tech Dessertation en_US
dc.accession.number 179323 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record