DSpace Repository

TIMING ANALYSIS OF CMOS INVERTER

Show simple item record

dc.contributor.author Agrawal, Parul
dc.date.accessioned 2014-10-05T07:09:38Z
dc.date.available 2014-10-05T07:09:38Z
dc.date.issued 2003
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/3933
dc.guide Tondon, V. K.
dc.guide Sarkar, S.
dc.description.abstract Propagation delay is one of the most critical performance parameter in CMOS digital circuits. Using transistor level simulators with continuous time modeling of the devices like SPICE can be very expensive in terms of storage and computation time. The main goal of this work is the analytical evaluation of the propagation delay in a CMOS inverter. To achieve these goel efforts devoted for the extraction of accurate, analytical expression for the timing models of basic circuits has been studied. Three such analytical models of calculating delay, considering the effect of gate to drain coupling capacitance and short circuit power dissipation have been applied on simple and accurate a power MOS model current voltage equations. The accuracy of the models is measured by comparison with SPICE simulation. It is important to note that all these analytical methods define the propagation delay as the time interval at which input and output voltage crosses the half supply voltage finally these improved approaches of calculating delay have been applied on a circuit drawn in L-Edit and a comparison with layout simulation has been made. en_US
dc.language.iso en en_US
dc.subject PHYSICS en_US
dc.subject CMOS INVERTER en_US
dc.subject PROPAGATION DELAY CMOS en_US
dc.subject CMOS en_US
dc.title TIMING ANALYSIS OF CMOS INVERTER en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G11380 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record