DSpace Repository

IMPLEMENTATION OF FIR FILTER IN FPGA

Show simple item record

dc.contributor.author Kumar, Devara Dilip
dc.date.accessioned 2014-12-05T05:44:52Z
dc.date.available 2014-12-05T05:44:52Z
dc.date.issued 2006
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/13105
dc.guide Vasantha, M. K.
dc.guide Gupta, Indra
dc.description.abstract The Finite Impulse Response (FIR) filter is a digital filter widely used in Digital Signal Processing applications in various fields like imaging, instrumentation, communications, etc. Programmable digital signal processors (PDSPs) can be used in implementing the FIR filter. However, in realizing a large-order filter many complex computations are needed which affects the performance of the common digital signal processors in terms of speed, cost, flexibility, etc. Field-Programmable gate Array (FPGA) has become an extremely cost-effective means of off-loading computationally intensive digital signal processing algorithms to improve overall system performance. The FIR filter implementation in FPGA, utilizing the dedicated hardware resources can effectively achieve application-specific integrated circuit (ASIC)-like performance while reducing development time, cost and risks. In this thesis, an Eight-order low-pass FIR filter is implemented in FPGA. Two different known approaches in the filter theory are used in this implementation. Firstly,. Cascade Decomposition is considered which overcomes the coefficient-sensitivity problem prevalent in FIR Direct Structures. However, this approach requires more number of complex multiplications than the FIR Direct structures that limits the speed of operation in real-time. Secondly, Distributed Arithmetic approach in realizing a digital filter is considered. This approach gives a better performance than the common filter structures in terms of speed of operation, cost and power consumption in real-time. It replaces the uses of - complex multiplications by using Adders, Shift Registers and Look-Up Tables. The FIR filter is implemented in Virtex-2-Pro FPGA and simulated with the help of Xilinx ISE (Integrated Software Environment).. en_US
dc.language.iso en en_US
dc.subject ELECTRICAL ENGINEERING en_US
dc.subject FIR FILTER en_US
dc.subject FPGA en_US
dc.subject PROGRAMMABLE DIGITAL SIGNAL PROCESSORS en_US
dc.title IMPLEMENTATION OF FIR FILTER IN FPGA en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G12789 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record