DSpace Repository

DESIGN OF 1.1mW 2.4GHZ CMOS LOW NOISE AMPLIFIER BASED ON 90nm TECHNOLOGY

Show simple item record

dc.contributor.author Reddy, K. Shivashankar
dc.date.accessioned 2014-12-02T13:14:33Z
dc.date.available 2014-12-02T13:14:33Z
dc.date.issued 2007
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/12791
dc.guide Das Gupta, S.
dc.description.abstract Wireless and mobile are two of the fastest growing microelectronics applications, and have an enormous impact on our daily lives. The design of low cost, low power transceivers has gained substantial significance due to these applications. This work presents a design methodology for CMOS LNA applicable for low power applications. To demonstrate design methodology a narrow-band source degenerated cascode LNA is designed and simulated in a standard 90nm CMOS process to operate in the 2.4 GHZ band. The LNA achieves a voltage gain of 20.6dB, Noise figure of 2.87dB and consuming 1.1 mW power from 1 V supply voltage. Simulation study has been done using Micro Wave Office. The main contributions of this work include: 1) the introduction of a design methodology for power-efficient source degenerated LNA;- 2) the collection of design graphs to facilitate the exploration of tradeoffs between LNA performance and power consumption. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject CMOS LOW NOISE en_US
dc.subject TECHNOLOGY en_US
dc.subject AMPLIFIER en_US
dc.title DESIGN OF 1.1mW 2.4GHZ CMOS LOW NOISE AMPLIFIER BASED ON 90nm TECHNOLOGY en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G13662 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record