DSpace Repository

A TIMING MODEL OF SEQUENTIAL CIRCUITS FOR EFFICIENT STANDARD CELL LIBRARY CHARACTERIZATION

Show simple item record

dc.contributor.author Sharma, Yogendera
dc.date.accessioned 2014-12-01T05:18:57Z
dc.date.available 2014-12-01T05:18:57Z
dc.date.issued 2011
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/12379
dc.guide Bulusu, Anand
dc.guide Saxena, Ashok Kumar
dc.description.abstract Accurate estimation of delay in a circuit is a critical task in deep sub-micron technology due to process, voltage and temperature (PVT) variations. Look-Up-Table (LUT) based delay estimation method is the most widely used in Static Timing Analysis (STA). In this method, delay is obtained at some load capacitate Cl and input transistion time trip values using SPICE simulations and is estimated using linear interpolation at other values of C1 and t,.i,,. The timing parameters of a latch (setup time, hold time etc.) are expressed similarly in the LUT as a function of input transition, load capacitance and clock skew. One of the major challenges associated with the LUT based method is an appropriate choice of values of t,i,, Cl and clock skew which reduce the LUT generation time as well as increase accuracy of delay estimation. Our approach to solve this issue is that of identification of regions of linear variation in delay or latch timing parameters with C1 and clock skew. We can then reduce the number of values of t,.i,,,, Ci and clock skew for which cell charcterization needs to be done. In this work, we identify the region of linear variation of setup time of a CMOS pass-transistor based latch with respect to trig and C1 in which we take appropriate care of its multistage nature and presence of feedback loop in it. We express the model coefficients and model's region of validity as a function of D-latch size. We use this model in reducing the CMOS latch's characterization time significantly while retaining accuracy in setup time estimation. We do not use device current/capacitive model in our work and hence this work is general enough to be -valid with scaling. With this work, . we were able to save approximately 66 % SPICE simulation during the standard cell library characterization. We have done simulations and validate our model using HSPICE. Delay predicted using our method is in good agreement with those of SPICE simulations with the said saving in simulation time. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject SEQUENTIAL CIRCUITS en_US
dc.subject STANDARD CELL LIBRARY en_US
dc.subject INPUT TRANSISTION en_US
dc.title A TIMING MODEL OF SEQUENTIAL CIRCUITS FOR EFFICIENT STANDARD CELL LIBRARY CHARACTERIZATION en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G20936 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record