DSpace Repository

NANOSCALE FINFETS: DEVICE AND CIRCUIT DESIGN METHODOLOGY

Show simple item record

dc.contributor.author Nema, Saurabh Kumar
dc.date.accessioned 2014-11-30T07:17:36Z
dc.date.available 2014-11-30T07:17:36Z
dc.date.issued 2010
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/12267
dc.guide Bulusu, Anad
dc.guide Saxena, A. K.
dc.description.abstract Double gate FinFET has emerged as one of the most promising device that can replace bulk MOSFET as we approach sub-45 nm technologies. In these devices, the short channel effects are reduced because of better gate control and the use of a thin and lightly doped channel. In this dissertation report, a detailed analysis of the various scaling issues pertaining to DG FinFETs has been carried out through 2D simulations using a state of the art device simulator. Underlap FinFET device is used in this work because of it's superior subthreshold leakage immunity than overlap FinFET devices. For analyzing circuit aspects of FinFET device, a Standard Cell consisting Inverter, NAND, NOR and SR Latch were simulated using mixed mode simulation with and without external parasitics. We observed that in combinational cells, impact of internal parasitics of the device is much more than that of interconnect parasitics. We propose an optimized FinFET device design, such that circuit performance is improved. The Source/Drain extension parameters that we consider are pad doping concentration, extension spacer dielectric constant, gate oxide thickness (t,,), asymmetric doping profile and asymmetric spacer dielectric constants on source-drain side (Ks Ext). We observed that by optimizing t0X, Ks E,, device performance can be further improved. The value of to much more than its ITRS projected value can be used. We show using simulation that applying asymmetric device design with source spacer of a high dielectric constant improves device performance significantly. iv en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject NANOSCALE FINFETS en_US
dc.subject METHODOLOGY en_US
dc.subject CIRCUIT DESIGN en_US
dc.title NANOSCALE FINFETS: DEVICE AND CIRCUIT DESIGN METHODOLOGY en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G20485 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record