dc.contributor.author | Saha, Sourav | |
dc.date.accessioned | 2014-11-30T04:39:23Z | |
dc.date.available | 2014-11-30T04:39:23Z | |
dc.date.issued | 2005 | |
dc.identifier | M.Tech | en_US |
dc.identifier.uri | http://hdl.handle.net/123456789/12130 | |
dc.guide | Sarkar, S. | |
dc.guide | Sur-Kolay, S. | |
dc.guide | Nath, R. | |
dc.description.abstract | This dissertation work investigates the effect of velocity saturation index and circuit activity in the context of joint optimization of supply and threshold voltage to meet power-performance constraints simultaneously. Extensive simulations are performed to study these effects in FPGA framework. An inverter level FPGA logic block model has been presented to incorporate deep sub-micron range delay behavior of MOSFET. Results show significant importance of velocity saturation index and activity factor in determining location of optimal supply and threshold voltage. | en_US |
dc.language.iso | en | en_US |
dc.subject | LOW POWER | en_US |
dc.subject | FPGA | en_US |
dc.subject | LUT | en_US |
dc.subject | PHYSICS | en_US |
dc.title | LOW POWER FPGA DESIGN: ARCHITECTURE, MODELING AND PERFORMANCE ISSUES | en_US |
dc.type | M.Tech Dessertation | en_US |
dc.accession.number | G12485 | en_US |