DSpace Repository

MODELLING OF CROSSTALK NOISE IN LOCAL INTERCONNECTS

Show simple item record

dc.contributor.author Choudhury, Tapas
dc.date.accessioned 2014-11-29T06:31:30Z
dc.date.available 2014-11-29T06:31:30Z
dc.date.issued 2009
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/12099
dc.guide Dasgupta, S.
dc.description.abstract performance in Ultra Deep Submicron designs. Both start to play a crucial role with decreasing process nodes and increasing design density. In addition to this, crosstalk noise has an indirect dependence on process variations. A simple framework is proposed for doing statistical analysis of the effect of crosstalk noise on the functionality of logic gates. The dependence of functional noise on process variations is looked into by analyzing the variation of both glitch peak and area with process parameters. The effect of circuit and device parameters on delay noise and propagated noise is discussed. Thus the theoretical framework for statistical characterization of logic gates for noise rejection is laid down by proposing a statistical representation of the Noise Rejection Curves. The proposed framework is validated using parametric simulations in 90nm technology en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject MODELLING en_US
dc.subject LOCAL INTERCONNECTS en_US
dc.subject SUBMICRON DESIGNS en_US
dc.title MODELLING OF CROSSTALK NOISE IN LOCAL INTERCONNECTS en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G14672 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record