DSpace Repository

DESIGN AND IMPLEMENTATION OF RECONFIGURABLE FLOATING POINT ARITHMETIC UNIT

Show simple item record

dc.contributor.author Surekha, P. S.
dc.date.accessioned 2014-11-28T06:45:59Z
dc.date.available 2014-11-28T06:45:59Z
dc.date.issued 2008
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/11846
dc.guide Joshi, R. C.
dc.guide Saxena, A. K.
dc.description.abstract In recent years computer applications have increased in their computational complexity. The industry wide usage of performance benchmarks such as SPECmarks forces processor designers to pay particular attention to implementation of the floating point unit or FPU. Special purpose applications such as digital signal processing, audio processing and many real time applications placed further demands on processors with floating point unit. Unfortunately, the huge hardware resources occupied by these floating-point arithmetic units make it difficult to house a large number of units in a single FPGA. In this work we present the partial reconfiguration technique for the implementation of floating point arithmetic unit (FP-A U) which makes FP-A U with less resource utilization and flexible to operate in a rapidly changing environment. The hardware resources occupied by this unit have been reduced through time-sharing them between modules. Partial reconfiguration is the ability of certain devices (FPGAs) to reconfigure only selected portions of their programmable hardware while other portions continue to operate undisturbed. A FPGA can be partially reconfigured using a partial bitstream. We can use such a partial bitstream to change the structure of one part of an FPGA design as the rest of the device continues to operate and this reduces the reconfiguration time en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject RECONFIGURABLE FLOATING POINT ARITHMETIC UNIT en_US
dc.subject FPGA DESIGN en_US
dc.subject REAL-TIME SYSTEM en_US
dc.title DESIGN AND IMPLEMENTATION OF RECONFIGURABLE FLOATING POINT ARITHMETIC UNIT en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G13922 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record