DSpace Repository

DESIGN OF OP-AMP FOR ANALOG TO DIGITAL CONVERTERS

Show simple item record

dc.contributor.author Bojedla, Naresh Babu
dc.date.accessioned 2014-11-28T06:15:06Z
dc.date.available 2014-11-28T06:15:06Z
dc.date.issued 2007
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/11813
dc.guide Saxena, A. K.
dc.description.abstract A method has been developed for determining component values and transistor dimensions for CMOS operational amplifiers (op-amp). Design objectives and constraints are specified as functions of design variables. The various design variables that are widely used in operational amplifier parameters like Common mode rejection ratio (CMRR), open loop gain, slew rate, Power Supply Rejection Ratio (PSRR) are designed. This approach gives robust designs i.e. designs guaranteed to meet specifications for a variety ofprocess conditions and parameters. In operational amplifier circuit at moderate gain and frequency there is a good agreement between actual and ideal performance. As gain and /or frequency are increased certain op-amp limitations come into play that effect circuit performance. Calculation of these limitations can be done with proper understanding of internal structure and the processes used to fabricate the op-amp. Design of device parameters is done by considering specification of these limitations. Simulation study has been done using T-spice at .8um technology node. The theoretical calculations are in well agreement with the simulated output. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject OP-AMP en_US
dc.subject ANALOG TO DIGITAL CONVERTERS en_US
dc.subject POWER SUPPLY REJECTION RATIO en_US
dc.title DESIGN OF OP-AMP FOR ANALOG TO DIGITAL CONVERTERS en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G13664 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record