DSpace Repository

DESIGN AND SIMULATION OF 4 BIT FLASH ADC IN 70nm TECHNOLOGY

Show simple item record

dc.contributor.author N., Anil
dc.date.accessioned 2014-11-28T06:08:35Z
dc.date.available 2014-11-28T06:08:35Z
dc.date.issued 2007
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/11803
dc.guide Dasgupta, S.
dc.description.abstract The analog to digital converters are the key components in modem electronic systems. As the digital signal processing industry grows the ADC design becomes more and more challenging for researchers. Nowadays, ADC becomes a part of the system on chip instead of stand alone circuit for data converters. This increases the requirements on ADC design concerning for example speed, power, area, resolution, noise etc. New techniques and methods are developing day by day to achieve high performance ADCs. Of all types of ADCs, the Flash ADC is not only useful for its data conversion rate but also it becomes the part of other types of ADC for example Pipeline and multi bit Sigma Delta ADCs. The main problem with a Flash ADC is its power consumption and area, which doubles with every bit increase in resolution. In this dissertation, a 4 bit Flash ADC is designed and simulated in 70n.m CMOS technology using Tanner spice, which operates with a power supply of 0.7V and has an analog resolution of 33 mV and analog input range of 0.52V.The DNL and INL errors are in the acceptable range of 0.5 LSB.We realize this Flash ADC by designing a sample and hold circuit, and a low offset comparator. A thermometer to binary code converter is also realized. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject 4 BIT FLASH ADC en_US
dc.subject ADC DESIGN en_US
dc.subject DIGITAL SIGNAL PROCESSING en_US
dc.title DESIGN AND SIMULATION OF 4 BIT FLASH ADC IN 70nm TECHNOLOGY en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G13659 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record