DSpace Repository

RUNTIME SCALABLE POWER-AWARE BOOTH MULTIPLIER USING 2-DIMENSIONAL PIPELINE GATING

Show simple item record

dc.contributor.author Bandari, Srinvas
dc.date.accessioned 2014-11-28T06:07:05Z
dc.date.available 2014-11-28T06:07:05Z
dc.date.issued 2007
dc.identifier M.Tech en_US
dc.identifier.uri http://hdl.handle.net/123456789/11801
dc.guide Dasgupta, S.
dc.description.abstract Power-awareness indicates the scalability of the system energy with changing conditions and quality requirements. Energy-efficient power-aware design is highly desirable for DSP functions that encounter a wide diversity of operating scenarios in battery powered wireless sensor network systems. The DSP functions extensively make use of the multiply-and-accumulate (MAC) operation, which makes the multiplication function as most power-consuming task. Therefore it is essential to implement the power-efficient multipliers for power-aware DSPs. Addressing power-awareness, a novel reconfigurable pipelined Booth multiplier using 2-dimensional pipeline gating scheme is proposed. This technique is to gate the clock to registers in both vertical direction (data flow direction in pipeline) and horizontal direction (within each pipeline stage). For signed multipliers using 2's complement representation, sign extension, which wastes power and causes longer delay, could be avoided by implementing this technique. Our multiplier based on the gated input signals implements a 16-bit, 8bit or 4-bit multiplication operation. The proposed reconfigurable pipelined Booth multiplier was first modeled in VHDL and functionally verifiedd using Mentor Graphics ModelSim simulator. After functional validation, the architecture was synthesized for appropriate time and area constraints using Synopsys Design Compiler. TSMC 90nm CMOS technology and standard cell library were used. The power analysis of the gate level structure was done using Synopsys VCS and PrimePower tool. For the 8-bit and 4-bit computations, the proposed Booth multiplier leads to a 61 % and 87% power consumption reduction over a non-scalable Booth multiplier, respectively. The proposed scalable pipelined Booth multiplier proves to be globally 48% more power efficient than a non-scalable pipelined Booth multiplier, and also it has fast speed due to pipelining. en_US
dc.language.iso en en_US
dc.subject ELECTRONICS AND COMPUTER ENGINEERING en_US
dc.subject RUNTIME SCALABLE POWER-AWARE BOOTH MULTIPLIER en_US
dc.subject 2-DIMENSIONAL PIPELINE GATING en_US
dc.subject MULTIPLY-AND-ACCUMULATE OPERATION en_US
dc.title RUNTIME SCALABLE POWER-AWARE BOOTH MULTIPLIER USING 2-DIMENSIONAL PIPELINE GATING en_US
dc.type M.Tech Dessertation en_US
dc.accession.number G13658 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record