Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9857
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJain, Sachin Kumar-
dc.date.accessioned2014-11-20T12:33:53Z-
dc.date.available2014-11-20T12:33:53Z-
dc.date.issued2004-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/9857-
dc.guideSarkar, S.-
dc.description.abstractThe field of digital image processing is continually evolving. During the last decade, there has been a significant increase in the level of image contrast and intensity enhancement through various algorithms of digital image processing. With the help of VLSI CAD tools the designer is enable to simulate the behavior of incredibly complex algorithms and thus determine whether the obtained design meets the desired specifications. If the errors are found, appropriate changes are made and verification of new design is repeated through simulation. In this thesis the design of histogram equalization algorithm from architecture level to chip level layout is presented. Design constraints are obtained from the software Xilinx 1SE (integrated software Environment) 5.2i version. VHDL code of the algorithm is prepared based on the structural-Behavioral description of the model. Functional verification of the design has been implemented using Modelsim simulator (version 5.6).Finally the algorithm is implemented in Spartan FPGA devicesen_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectARCHITECTURE DESIGNen_US
dc.subjectFPGA IMPLEMENTATIONen_US
dc.subjectIMAGE ENHANCEMENT SYSTEMen_US
dc.titleARCHITECTURE DESIGN AND FPGA IMPLEMENTATION OF AN IMAGE ENHANCEMENT SYSTEMen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG11869en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECDG11869.pdf2.66 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.