Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9553
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGautam, Ajay Kumar-
dc.date.accessioned2014-11-19T12:52:12Z-
dc.date.available2014-11-19T12:52:12Z-
dc.date.issued1997-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/9553-
dc.guideAggarwal, R. P.-
dc.description.abstractAn accelerated fault simulator has been developed for VLSI circuits, which detects a set of faults and provides the information about the fault coverage. This simulator accepts the circuit description in an ISCAS'85 format. A stuck-at fault model has been used for the fault simulation. The fault simulator is based upon restricting fault simulation to the fanout stems and combining - it with a backward traversal inside the Fanout Free Regions (FFRs) of the circuit. The fault simulation is further accelerated by using various techniques presented in this report. These techniques aim at parallel processing at various stages of calculation procedure. Simulation results demonstrate the efficiency of the developed tool as compared to the well known Parallel-Pattern Single-Fault Propagation (PPSFP) method.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectACCELERATED FAULT SIMULATORen_US
dc.subjectVLSI CIRCUITSen_US
dc.subjectFAULT SIMULATORen_US
dc.titleDEVELOPMENT OF AN ACCELERATED FAULT SIMULATOR FOR VLSI CIRCUITSen_US
dc.typeM.Tech Dessertationen_US
dc.accession.number247448en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD247448.pdf4.73 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.