Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9553
Title: DEVELOPMENT OF AN ACCELERATED FAULT SIMULATOR FOR VLSI CIRCUITS
Authors: Gautam, Ajay Kumar
Keywords: ELECTRONICS AND COMPUTER ENGINEERING;ACCELERATED FAULT SIMULATOR;VLSI CIRCUITS;FAULT SIMULATOR
Issue Date: 1997
Abstract: An accelerated fault simulator has been developed for VLSI circuits, which detects a set of faults and provides the information about the fault coverage. This simulator accepts the circuit description in an ISCAS'85 format. A stuck-at fault model has been used for the fault simulation. The fault simulator is based upon restricting fault simulation to the fanout stems and combining - it with a backward traversal inside the Fanout Free Regions (FFRs) of the circuit. The fault simulation is further accelerated by using various techniques presented in this report. These techniques aim at parallel processing at various stages of calculation procedure. Simulation results demonstrate the efficiency of the developed tool as compared to the well known Parallel-Pattern Single-Fault Propagation (PPSFP) method.
URI: http://hdl.handle.net/123456789/9553
Other Identifiers: M.Tech
Research Supervisor/ Guide: Aggarwal, R. P.
metadata.dc.type: M.Tech Dessertation
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD247448.pdf4.73 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.