Please use this identifier to cite or link to this item:
http://localhost:8081/jspui/handle/123456789/9528
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bisht, Rajani | - |
dc.date.accessioned | 2014-11-19T10:36:54Z | - |
dc.date.available | 2014-11-19T10:36:54Z | - |
dc.date.issued | 2000 | - |
dc.identifier | M.Tech | en_US |
dc.identifier.uri | http://hdl.handle.net/123456789/9528 | - |
dc.guide | Sarkar, S. | - |
dc.guide | Agarwal, R. P. | - |
dc.description.abstract | This work deals with VLSI interconnect delay minimization. The emphasis is on use of CMOS- repeaters for delay minimization . The study involves simulation of the repeater system , study of variation of transconductance of NMOS & PMOS devices with the variation of interconnect resistance and capacitance , development of program to design a repeater system and lay out design of a repeater system of a specific interconnect length. It is found that the delay is function of number of repeater stages and device dimensions. Transconductance of the devices can be tailored by varying load resistance and capacitance of any inverter. | en_US |
dc.language.iso | en | en_US |
dc.subject | ELECTRONICS AND COMPUTER ENGINEERING | en_US |
dc.subject | VLSI INTERCONNECT DELAY MINIMIZATION | en_US |
dc.subject | CMOS-REPEATERS | en_US |
dc.subject | VLSI | en_US |
dc.title | A STUDY OF VLSI INTERCONNECT DELAY MINIMIZATION USING CMOS-REPEATERS | en_US |
dc.type | M.Tech Dessertation | en_US |
dc.accession.number | 248485 | en_US |
Appears in Collections: | MASTERS' THESES (E & C) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
ECD248485.pdf | 3.34 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.