Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9528
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBisht, Rajani-
dc.date.accessioned2014-11-19T10:36:54Z-
dc.date.available2014-11-19T10:36:54Z-
dc.date.issued2000-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/9528-
dc.guideSarkar, S.-
dc.guideAgarwal, R. P.-
dc.description.abstractThis work deals with VLSI interconnect delay minimization. The emphasis is on use of CMOS- repeaters for delay minimization . The study involves simulation of the repeater system , study of variation of transconductance of NMOS & PMOS devices with the variation of interconnect resistance and capacitance , development of program to design a repeater system and lay out design of a repeater system of a specific interconnect length. It is found that the delay is function of number of repeater stages and device dimensions. Transconductance of the devices can be tailored by varying load resistance and capacitance of any inverter.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectVLSI INTERCONNECT DELAY MINIMIZATIONen_US
dc.subjectCMOS-REPEATERSen_US
dc.subjectVLSIen_US
dc.titleA STUDY OF VLSI INTERCONNECT DELAY MINIMIZATION USING CMOS-REPEATERSen_US
dc.typeM.Tech Dessertationen_US
dc.accession.number248485en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD248485.pdf3.34 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.