Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9350
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSrivastava, S. K.-
dc.date.accessioned2014-11-19T07:38:11Z-
dc.date.available2014-11-19T07:38:11Z-
dc.date.issued1995-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/9350-
dc.guideKumar, Padam-
dc.description.abstractThe design of large digital systems, and , in particular, the design of VLSI systems have Increased the importance of logic simulation in the overall design process. Extensive simulation based design verification prior to fabrication is required because probing and repair of already fabricated VLSI systems is difficult. Traditional discrete event simulators employ sequential algorithms. As systems have grown, simulation tasks have become a significant bottleneck in the design cycle. Parallel processing seems to be only answer to address this bottleneck. Due to rapid progress in VLSI technology it is possible to integrate several thousand functional, elements within a real state area of chip at reasonable cost. the sequential algorithms is required to be modified to suit multiprocessing. This dissertation aims at analysing such an approach by considering five major factors that affect the performance: Synchronization algorithm , circuit structure, timing granularity, target architecture and partitioning.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectSTUDIES-LOGIC SIMULATIONen_US
dc.subjectEVENT DRIVEN APPROACHen_US
dc.subjectVLSI SYSTEMen_US
dc.titleSTUDIES IN LOGIC SIMULATION - AN EVENT DRIVEN APPROACHen_US
dc.typeM.Tech Dessertationen_US
dc.accession.number246996en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD246996.pdf2.66 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.