Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/9126
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAggarwal, Rahul-
dc.date.accessioned2014-11-18T09:39:58Z-
dc.date.available2014-11-18T09:39:58Z-
dc.date.issued1987-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/9126-
dc.guideSingh, Kuldip-
dc.guideNanda, N. K.-
dc.description.abstractAdvances in digital technology has led to an increase of circuit complexity and its size in terms of the number of gates used. So it has become essential to use computer aided design and testing of digital circuits. One of the basic tools for this is fault simulation,. Various fault simulation techniques and their alter-natives have been proposed in literature. In this work Parallel Simulation, Deductive Simulation, (Priti.calpath tracing and statistical fault analysis have been implemented on DW 2050. The implementations are valid for combinational circuits. The single-stuck'-at fault model has been used. The results have been presented in terms of the C.F.U. requirements of the different techniques. The results indicate that parallel simulation requires minimum C.P.U. time.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.titleIMPLEMENTATION OF FAULT SIMULATION TECHNIQUESen_US
dc.typeM.Tech Dessertationen_US
dc.accession.number179323en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD179323.pdf8.81 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.