Please use this identifier to cite or link to this item: http://localhost:8081/jspui/handle/123456789/8997
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGandhi, Narendra-
dc.date.accessioned2014-11-18T07:32:17Z-
dc.date.available2014-11-18T07:32:17Z-
dc.date.issued1985-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/8997-
dc.guideGarg, K.-
dc.description.abstractThe thesis deals with Timed Petrinet based modelling and performance analysis of Cmc - A Multi-microprocessor System. Response Time has been chosen as the measure of performance. The need for modelling and performance analysis is described first and then the suitability of a class of Timed Petrinets for this purpose is demonstrated. Timed Petrinet theory is presented in brief. Relevant details of the structure of Cm-* are given and the various memory referencing mechanisms therein are discussed. Timed Petrinet models for the three levels of memory references (Processor - local, Cluster - local and Inter-cluster) are developed and then they are analyzed using a recently developed technique.On the basis of performance analysis it is shown that the technique can even be used for validating/ modifying the design of any system. Since it is now possible to automate Petrinet analysis, this technique can be viewed as a basic tool in the Computer Aided Design of Large Scale Systems.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.titleON TIMED PETRINET MODELLING AND ANALYSIS OF A MULTI-MICROPROCESSOR SYSTEMen_US
dc.typeM.Tech Dessertationen_US
dc.accession.number178492en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECD178492.pdf2.58 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.