Please use this identifier to cite or link to this item:
http://localhost:8081/xmlui/handle/123456789/4007
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Barod, Hitesh | - |
dc.date.accessioned | 2014-10-05T09:06:13Z | - |
dc.date.available | 2014-10-05T09:06:13Z | - |
dc.date.issued | 2007 | - |
dc.identifier | M.Tech | en_US |
dc.identifier.uri | http://hdl.handle.net/123456789/4007 | - |
dc.guide | Tondon, V. K. | - |
dc.guide | Dasgupta, S. | - |
dc.description.abstract | It was observed for so many years that most of the time only simple instructions are used and even complex instructions can be replaced with simple instructions written together. Since computer based on RISC architecture use very simple instructions. So it is topic of very interest. RISC architecture use internal registers most of the tune. They use hardwired approach which further simplifies the design of processor. External memory is accessed by only LOAD and STORE instructions. RISC performance is increased over CISC architecture because of pipelining. Pipelining is a concept of dividing the task of instruction execution into pieces. It is just like a inline system used in industries to enhance the profit. Each piece is given to an individual phase.The responsibility of each phase is fixed. Since single instruction takes same time for execution as in sequential execution, parallel operations on instructions in different stages reduces the overall time of execution. The balance of work between different stages of pipelining is important as the slowest stage of the pipeline decides the throughput of the processor. The consequences of pipelining are the structural hazards, data hazards and control hazards. They can be handled using the methods of forwarding, stalling and flushing. Stalling degrades the performance by delaying the instruction execution. Prefetching unit is designed which works as a small cache. It is used to prefetch the instructions from memory and stored them inside the buffer. The processor presented in this thesis can handle handles the hardware interrupts and exceptions. RESET has the highest priority. Six external hardware interrupts are available and are vectored. It is also capable to handle overflow and undefined instructions. This microprocessor is designed with help of VHDL as synthesis tool. . Hierarchical approach is used for modeling the RISC processor. Basics units are described using behavioral programming and they are interconnected using structural programming to form complete RISC processor. | en_US |
dc.language.iso | en | en_US |
dc.subject | PHYSICS | en_US |
dc.subject | RISC | en_US |
dc.subject | VHDL | en_US |
dc.subject | MICROPROCESSOR | en_US |
dc.title | DESIGN OF RISC MICROPROCESSOR USING VHDL | en_US |
dc.type | M.Tech Dessertation | en_US |
dc.accession.number | G13606 | en_US |
Appears in Collections: | MASTERS' THESES (Physics) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
PHDG13606.pdf | 5.98 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.