Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/3169
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaubey, Gorakh Nath-
dc.date.accessioned2014-09-30T08:34:58Z-
dc.date.available2014-09-30T08:34:58Z-
dc.date.issued2012-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/3169-
dc.guideGupta, Indra-
dc.guideKumar, Vishal-
dc.description.abstractThis dissertation report presents the design and implementation of RF digital receivers on FPGA. As the development of digitization, especially the hardware technology increases enormously, software defined radio (SDR) becomes a mainstream gradually. The thought of SDR theory is to implement all radio functions by software programming on a universal, standard and modularized platform. SDR emphasizes an opening architecture and full programmability, and new functions will be realized by software upgrade. SDR theory adopts standard, high- performance, bus-opening structure, and it is beneficial to upgrade and expand the hardware modules. According to the SDR theory, AD/DA should approach RF or IF section to digitize, and realize all receiver functions by digital signal processing. However, RF full sampling cannot be achieved because of the limitations of digital devices. RF band-pass sampling receiver has become possible to achieve due to enhancement of DSP and micro-electronics technology. In this dissertation report, general structure of digital receiver is summarized first. The second section discusses the multi-channel parallel digital down conversion (DDC). Digital signal parallel correlation processing (match filtering) and data output-interface are mentioned separately in the next sections. DDFS is for generating digital sinusoidal waveform to generate shape for the incoming bit-streams. This digital receiver has been implemented by using system generator platform and VHDL coding.en_US
dc.language.isoenen_US
dc.subjectELECTRICAL ENGINEERINGen_US
dc.subjectDIGITAL IMPLEMENTATIONen_US
dc.subjectRF DIGITAL RECEIVERen_US
dc.subjectFPGAen_US
dc.titleDIGITAL IMPLEMENTATION OF RF DIGITAL RECEIVER ON FPGAen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG22144en_US
Appears in Collections:MASTERS' THESES (Electrical Engg)

Files in This Item:
File Description SizeFormat 
EEDG22144.pdf6.43 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.