Please use this identifier to cite or link to this item: http://localhost:8081/jspui/handle/123456789/20727
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSharma, Vivek-
dc.date.accessioned2026-05-06T06:02:00Z-
dc.date.available2026-05-06T06:02:00Z-
dc.date.issued2021-06-
dc.identifier.urihttp://localhost:8081/jspui/handle/123456789/20727-
dc.guideSaxena,Vishal Kumaren_US
dc.description.abstractThe recent advancement of digital technology is the re-configurable hardware i.e. field programmable gate array (FPGA), programmed by Hardware Description Language (HDL) used for high-speed applications. It has identifications for developing intelligent electronic devices, which are used in the power system components and smart grid applications i.e. fast relay for the protection of the power systems, operation and control asking high computational demand, and parallel processing. Some inherent benefit of the FPGA device is the parallelism of the hardware that increases the execution speed compared to sequential software architecture based technologies. Due to these predominant and some additional features making it more adaptable, are being considered for the protection and control through detection of faults with minimum execution time. The fault detection system on FPGA can be divided into 3 major categories- the communication module, signal processing module & relaying module. The work presented here is signal processing module for designing of FPGA based digital relays. It consists of filters to filter out noise, mimic filter to remove decaying DC and finally Phasor estimation technique from those fault current & voltages. The implementation of FPGA based protection and control devices can enhance various features towards making it more robust, adaptive and more reliable during abnormal conditions. Then a brief theory of various methods used in filtering & phasor estimation are discussed. Followed by block diagrams of IPs generated using Xilinx System Generator. Some discussion about the behavioral and state machine designs for the different modules discussed in the trailing part. IPs developed are verified using Xilinx Vivado tool. Verification of the modules developed are carried out with sample signals and recording the simulation results that shows the proper operation of them.en_US
dc.language.isoenen_US
dc.publisherIIT Roorkeeen_US
dc.titleDIGITAL DESIGN & VERIFICATION OF PHASOR ESTIMATION MODULEen_US
dc.typeDissertationsen_US
Appears in Collections:MASTERS' THESES (Electrical Engg)

Files in This Item:
File Description SizeFormat 
19530017_Vivek Sharma.pdf3.99 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.