Please use this identifier to cite or link to this item: http://localhost:8081/jspui/handle/123456789/18298
Full metadata record
DC FieldValueLanguage
dc.contributor.authorThakur, Rahul Singh-
dc.date.accessioned2025-09-12T06:39:24Z-
dc.date.available2025-09-12T06:39:24Z-
dc.date.issued2023-06-
dc.identifier.urihttp://localhost:8081/jspui/handle/123456789/18298-
dc.guideSharma, Ambalikaen_US
dc.description.abstractThe Cyclic Redundancy Check (CRC) is an essential component in the fields of data storage, com-munication systems, and networking environments as it is used for error detection. One of the current challenges is to ensure efficient data transmission speed while making the most of hard-ware resources. Consequently, the calculation of CRC has become a bottleneck in system imple-mentations. This thesis aims to create and execute CRC-3 systems specifically tailored for GSM Communication systems, with a focus on error detection. To achieve high throughput data and op-timal utilization of hardware resources, a parallel pipelining method is employed to implement the CRC architecture for both the CRC encoder and decoder systems. The CRC-3 error detection sys-tem is designed and implemented. The Very High-Speed Integrated Circuit Description Language (VHDL) is utilized for coding purposes. The entire architecture undergoes functional simulation and verification using the Xilinx ISE 14.7 simulator.en_US
dc.language.isoenen_US
dc.publisherIIT, Roorkeeen_US
dc.titlePARALLEL PIPELINING ARCHITECTURE FOR EFFICIENT CRC IMPLEMENTATION ON FPGAen_US
dc.typeDissertationsen_US
Appears in Collections:MASTERS' THESES (Electrical Engg)

Files in This Item:
File Description SizeFormat 
21528007_Rahul Singh Thakur.pdf38.67 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.