Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/15703
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShivastava, Prabhat-
dc.date.accessioned2024-09-19T10:30:55Z-
dc.date.available2024-09-19T10:30:55Z-
dc.date.issued2019-05-
dc.identifier.urihttp://localhost:8081/xmlui/handle/123456789/15703-
dc.description.abstractThe work proposes a three-phase sequence detector which will be capable of extracting the three phase sequences of a balanced or unbalanced power system which can be the result of any faults in the phases and or ground, unbalanced loading and open phases. The extraced sequences are the positive, negative and zero sequences components. Digital simulation is used here to process the three-phase input signal which can be balanced or unbalanced. To process the three-phase signal, the conventional symmetrical component transform method in implemented here. Finally, a Field Programmable Gate Array (FPGA) implementation is used here to verify the theoritical results.en_US
dc.description.sponsorshipINDIAN INSTITUTE OF TECHNOLOGY ROORKEEen_US
dc.language.isoenen_US
dc.publisherI I T ROORKEEen_US
dc.subjectProgrammable Gate Array (FPGA)en_US
dc.subjectDigital Simulationen_US
dc.subjectZero Sequences Componentsen_US
dc.subjectThree-Phase Signalen_US
dc.titleDESIGN AND VERIFICATION OF THREE PHASE SEQUENCE DETECTORen_US
dc.typeOtheren_US
Appears in Collections:MASTERS' THESES (Electrical Engg)

Files in This Item:
File Description SizeFormat 
G29181.pdf8.23 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.