Please use this identifier to cite or link to this item:
http://localhost:8081/xmlui/handle/123456789/15703
Title: | DESIGN AND VERIFICATION OF THREE PHASE SEQUENCE DETECTOR |
Authors: | Shivastava, Prabhat |
Keywords: | Programmable Gate Array (FPGA);Digital Simulation;Zero Sequences Components;Three-Phase Signal |
Issue Date: | May-2019 |
Publisher: | I I T ROORKEE |
Abstract: | The work proposes a three-phase sequence detector which will be capable of extracting the three phase sequences of a balanced or unbalanced power system which can be the result of any faults in the phases and or ground, unbalanced loading and open phases. The extraced sequences are the positive, negative and zero sequences components. Digital simulation is used here to process the three-phase input signal which can be balanced or unbalanced. To process the three-phase signal, the conventional symmetrical component transform method in implemented here. Finally, a Field Programmable Gate Array (FPGA) implementation is used here to verify the theoritical results. |
URI: | http://localhost:8081/xmlui/handle/123456789/15703 |
metadata.dc.type: | Other |
Appears in Collections: | MASTERS' THESES (Electrical Engg) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
G29181.pdf | 8.23 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.