Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/15005
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSingh, Ajay Kumar-
dc.date.accessioned2021-08-04T05:32:52Z-
dc.date.available2021-08-04T05:32:52Z-
dc.date.issued2013-06-
dc.identifier.urihttp://localhost:8081/xmlui/handle/123456789/15005-
dc.guideGupta, Sudeb Das-
dc.guideSaxena, Ashok K.-
dc.description.abstractThe Analog to Digital Converters represent one half of the link between the world we live in - analog - and the digital world of computers, which can handle the computations required in digital signal processing. This dissertation report is focused on ADCs for biomedical applications, where ultra-low power consumption and small form factor is required with medium frequency range. Successive approximation register analog-to-digital converters (SAR ADCs) are attractive when low power operation is important and high-speed operation is not a concern. SAR ADCs appear to be most promising candidate for implantable biosensors, such as implantable heart-rate sensors or sensors used in neuroprosthesis applications. This dissertation report presents a 10-bit successive approximation register ADC design for medical implant devices. Two step capacitor switching is implemented using delay based control logic to reduce DAC power consumption. A dual supply scheme is used to further reduce the power consumption of SAR Logic. SAR logic is operated at 400mV while other analog circuits at lv. Maximum simplicity is provided on the ADC's high voltage level architecture, while all the complicated circuit for charge sharing switching scheme is implemented in lover voltage level along with the digital control logic circuit. Full range sampling is used to minimize the required voltage level. The ADC is designed in GPDK 90nm process and simulated in Cadence Virtuoso Front and Back Design Environment. It consumes 24nW and achieves an ENOB of 9.2 bits.en_US
dc.description.sponsorshipINDIAN INSTITUTE OF TECHNOLOGY ROORKEEen_US
dc.language.isoen.en_US
dc.publisherI I T ROORKEEen_US
dc.subjectDigital Convertersen_US
dc.subjectDesignen_US
dc.subjectEnvironmenten_US
dc.subjectCadence Virtuosoen_US
dc.titleA LOW POWER SAR ADC DESIGN FOR MEDICAL IMPLANT DEVICESen_US
dc.typeOtheren_US
dc.accession.numberG22213en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
G22213.pdf10.55 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.