Please use this identifier to cite or link to this item:
http://localhost:8081/xmlui/handle/123456789/14163
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Tyagi, Shobhit | - |
dc.date.accessioned | 2019-05-15T11:58:35Z | - |
dc.date.available | 2019-05-15T11:58:35Z | - |
dc.date.issued | 2016-05 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/14163 | - |
dc.description.abstract | Supply voltage scaling is most effective method for reducing the energy consumption in digital circuits. Lot of work has been done in past to determine the fundamental limit of supply voltage for CMOS logic circuits. It has been shown that minimum supply voltage for MOSFET based ideal CMOS inverter is 36mV. Owing to their near ideal subthreshold characteristic FinFET device are more suitable for ultra-low voltage application hence an analysis has been done to find a similar fundamental limit for FinFETs. This fundamental limit is purely theoretical. The significance of such limit is in predicting a practical limit for circuit operation by considering variability and noise into consideration. After establishing the minimum supply voltage for FinFET inverters, sizing issues for circuit operating near this fundamental limit have been discussed. Thus it has been shown that, if proper sizing is not done, the fundamental limit as established above is insufficient. For such cases we need to look at problem from circuit point of view. A problem for pass transistor followed by latch has been solved analytically using a modified expression for subthreshold current of FinFET device. Finally, temperature variability have been considered. For this purpose temperature dependence of subthreshold current equation has been established and validated. Minimum supply voltage limit is found to increase with temperature. All simulation level work have been carried out using a table-based Verilog-A model data for which have been extracted using TCAD. In later part of report behavioral modelling for analog blocks of high speed serial IOs has been discussed. | en_US |
dc.description.sponsorship | ELECTRONICS AND COMMUNICATION ENGINEERING INDIAN INSTITUTE OF TECHNOLOGY ROORKEE | en_US |
dc.language.iso | en | en_US |
dc.publisher | ELECTRONICS AND COMMUNICATION ENGINEERING | en_US |
dc.subject | Supply voltage scaling | en_US |
dc.subject | CMOS logic circuits | en_US |
dc.subject | FinFET device | en_US |
dc.subject | TCAD | en_US |
dc.title | FINFET DEVICE CIRCUIT INTERACTION ISSUES | en_US |
dc.type | Other | en_US |
Appears in Collections: | MASTERS' THESES (E & C) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
G25534_shobhit_D.pdf | 1.34 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.