Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/12791
Full metadata record
DC FieldValueLanguage
dc.contributor.authorReddy, K. Shivashankar-
dc.date.accessioned2014-12-02T13:14:33Z-
dc.date.available2014-12-02T13:14:33Z-
dc.date.issued2007-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/12791-
dc.guideDas Gupta, S.-
dc.description.abstractWireless and mobile are two of the fastest growing microelectronics applications, and have an enormous impact on our daily lives. The design of low cost, low power transceivers has gained substantial significance due to these applications. This work presents a design methodology for CMOS LNA applicable for low power applications. To demonstrate design methodology a narrow-band source degenerated cascode LNA is designed and simulated in a standard 90nm CMOS process to operate in the 2.4 GHZ band. The LNA achieves a voltage gain of 20.6dB, Noise figure of 2.87dB and consuming 1.1 mW power from 1 V supply voltage. Simulation study has been done using Micro Wave Office. The main contributions of this work include: 1) the introduction of a design methodology for power-efficient source degenerated LNA;- 2) the collection of design graphs to facilitate the exploration of tradeoffs between LNA performance and power consumption.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectCMOS LOW NOISEen_US
dc.subjectTECHNOLOGYen_US
dc.subjectAMPLIFIERen_US
dc.titleDESIGN OF 1.1mW 2.4GHZ CMOS LOW NOISE AMPLIFIER BASED ON 90nm TECHNOLOGYen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG13662en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECE G13662.pdf1.53 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.