Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/12267
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNema, Saurabh Kumar-
dc.date.accessioned2014-11-30T07:17:36Z-
dc.date.available2014-11-30T07:17:36Z-
dc.date.issued2010-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/12267-
dc.guideBulusu, Anad-
dc.guideSaxena, A. K.-
dc.description.abstractDouble gate FinFET has emerged as one of the most promising device that can replace bulk MOSFET as we approach sub-45 nm technologies. In these devices, the short channel effects are reduced because of better gate control and the use of a thin and lightly doped channel. In this dissertation report, a detailed analysis of the various scaling issues pertaining to DG FinFETs has been carried out through 2D simulations using a state of the art device simulator. Underlap FinFET device is used in this work because of it's superior subthreshold leakage immunity than overlap FinFET devices. For analyzing circuit aspects of FinFET device, a Standard Cell consisting Inverter, NAND, NOR and SR Latch were simulated using mixed mode simulation with and without external parasitics. We observed that in combinational cells, impact of internal parasitics of the device is much more than that of interconnect parasitics. We propose an optimized FinFET device design, such that circuit performance is improved. The Source/Drain extension parameters that we consider are pad doping concentration, extension spacer dielectric constant, gate oxide thickness (t,,), asymmetric doping profile and asymmetric spacer dielectric constants on source-drain side (Ks Ext). We observed that by optimizing t0X, Ks E,, device performance can be further improved. The value of to much more than its ITRS projected value can be used. We show using simulation that applying asymmetric device design with source spacer of a high dielectric constant improves device performance significantly. iven_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectNANOSCALE FINFETSen_US
dc.subjectMETHODOLOGYen_US
dc.subjectCIRCUIT DESIGNen_US
dc.titleNANOSCALE FINFETS: DEVICE AND CIRCUIT DESIGN METHODOLOGYen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG20485en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECDG20485.pdf4.07 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.