Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/12248
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPipersaniya, Ankit-
dc.date.accessioned2014-11-30T06:59:28Z-
dc.date.available2014-11-30T06:59:28Z-
dc.date.issued2010-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/12248-
dc.guideBulusu, Anand-
dc.description.abstractSpeed and area are two main concerns in the design of modern integrated circuits. With scaling of technology, size of devices reducing and most of the chip area in is covering by interconnects, also, effects of parasitics on circuit performance cannot be neglected any more. Designer in the industry today uses semicustom design because it takes less time to layout a big circuit. However, this requires a lot of man hours to develop a complete standard cell library with different drive strengths. In this work, we have developed a standard cell library which contains 44 cells of basic logic gates like NAND, NOR, NOT, BUFFER, D-latch/ FF, Half-Adder, MUX. We have done a full characterization of library and from this found out that how important is the role of interconnects with scaling of technology. All the library cells are layed-out using Virtuoso Layout Editor and characterization of all cells are done on Specter circuit simulator (Cadence EDA Tool). We observe that the impact of local interconnect is critical in determining the timing parameters of sequential circuits. In sequential system, the most basic storing circuit is a D-latch. We have devised a new methodology to design D-latch. We have evaluated our method and compared the performance with earlier methodology of designing D-latch is observed an improvement in speed and reduction in area of d-latch cell. We have shown that our methodology produces D-latches with a greater robustness with respect to charge injection on dynamic nodesen_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectDESIGNen_US
dc.subjectPARASITICSen_US
dc.subjectCELLSen_US
dc.titleOPTIMAL DESIGN OF NANOSCALE STANDARD CELLS CONSIDERING PARASITICSen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG20424en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECDG20424.pdf2.64 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.