Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/12130
Title: LOW POWER FPGA DESIGN: ARCHITECTURE, MODELING AND PERFORMANCE ISSUES
Authors: Saha, Sourav
Keywords: LOW POWER;FPGA;LUT;PHYSICS
Issue Date: 2005
Abstract: This dissertation work investigates the effect of velocity saturation index and circuit activity in the context of joint optimization of supply and threshold voltage to meet power-performance constraints simultaneously. Extensive simulations are performed to study these effects in FPGA framework. An inverter level FPGA logic block model has been presented to incorporate deep sub-micron range delay behavior of MOSFET. Results show significant importance of velocity saturation index and activity factor in determining location of optimal supply and threshold voltage.
URI: http://hdl.handle.net/123456789/12130
Other Identifiers: M.Tech
Research Supervisor/ Guide: Sarkar, S.
Sur-Kolay, S.
Nath, R.
metadata.dc.type: M.Tech Dessertation
Appears in Collections:MASTERS' THESES (Physics)

Files in This Item:
File Description SizeFormat 
PHDG12485.pdf2.31 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.