Please use this identifier to cite or link to this item: http://localhost:8081/xmlui/handle/123456789/11909
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Abhay-
dc.date.accessioned2014-11-28T10:15:32Z-
dc.date.available2014-11-28T10:15:32Z-
dc.date.issued2008-
dc.identifierM.Techen_US
dc.identifier.urihttp://hdl.handle.net/123456789/11909-
dc.guideSaxena, A. K.-
dc.description.abstractDelay Locked Loops (DLLs) have been widely used in various applications like clock distribution networks (to remove clock skew), frequency multipliers (to generate high frequency clock) etc , where conventionally Phase Locked Loops (PLLs) were used. This is because DLLs offer several advantages over PLLs, in terms or their simplicity, stability, easy to design and integrate on chip, low power consumption and better jitter performance. In nowadays, more and more applications such as local oscillators in communication systems, on chip clock generators in high speed microprocessors and clock distribution networks in synchronous circuits employ DLL. So, the DLL will be more significant in future. In this thesis, in the first part the design of Delay Locked Loop for multiphase clock generation is presented at 180 nm technology node with low power and fast locking, considerations. The previously proposed circuits for various units of DLL were modified for better performance and characteristics at desired technology node. The operating frequency range of the proposed DLL is 170 MHz- 252 MHz. The simulations were carried in T-SPICE with 1.8 V power supply and 200 MHz reference frequency. The lock time of proposed DLL is less than 300 ns and average power consumption is 6.46 mw. In the later part of the thesis, the work is extended and the multiphase clocks obtained from the DLL, designed, are utilized for the purpose of frequency multiplication of the reference clock signal. A DLL based programmable frequency/clock multiplier with multiplication factor of '1X, 2X and 4X is proposed. The output frequencies. of DLL based frequency multiplier are 170 MHz — 252 MHz (multiply by 1), 340 MHz — 504 MHz (multiply by 2) and 680 MHz — 1.004 GHz (multiply by 4). We used the same reference frequency of 200 MHz and showed (through T-SPICE simulations) the output with 200 MHz, 400 MHz and 800 MHz, with exactly 50 % duty cycle, for multiplication factor of 1X, 2X and 4X respectively. The average power consumption in all the three cases is less than 10 mw.en_US
dc.language.isoenen_US
dc.subjectELECTRONICS AND COMPUTER ENGINEERINGen_US
dc.subjectSIMULATION OF CMOSen_US
dc.subjectMULTIPHASE CLOCK GENERATIONen_US
dc.subjectPROGRAMMABLE CLOCK MULTIPLIERen_US
dc.titleDESIGN AND SIMULATION OF CMOS BASED DELAY LOCKED LOOP FOR MULTIPHASE CLOCK GENERATION AND ITS APPLICATION AS A PROGRAMMABLE CLOCK MULTIPLIERen_US
dc.typeM.Tech Dessertationen_US
dc.accession.numberG14289en_US
Appears in Collections:MASTERS' THESES (E & C)

Files in This Item:
File Description SizeFormat 
ECDG14289.pdf4.35 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.