Search
Add filters:
Use filters to refine the search results.
Results 1-3 of 3 (Search time: 0.008 seconds).
- previous
- 1
- next
Item hits:
Issue Date | Title | Author(s) | Research Supervisor/ Guide | Type |
---|---|---|---|---|
1999 | . VLSI-CHIP FLOORPLAN AREA OPTIMIZATION BY GENETIC ALGORITHM | Gupta, Ravi Kant | Sarkar, S. | M.Tech Dessertation |
1999 | A STUDY _ OF MESFET TRANSCONDUCTANCE BY USING LINEARLY GRADED SUBSTRATE-CHANNEL JUNCTION. MODEL | Kumar, Dhirendra | Sarkar, S.; Agarwal, R. P. | M.Tech Dessertation |
1999 | A STUDY OF ZTC-OPERATING POINT OF VLSI MOSFETs | Sekhar, Murthy Chandra | Sarkar, S. | M.Tech Dessertation |
Discover
Subject
Research Supervisor/ Guide